

A Peer Revieved Open Access International Journal

www.ijiemr.org

## COPY RIGHT

**2017 IJIEMR**.Personal use of this material is permitted. Permission from IJIEMR must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works. No Reprint should be done to this paper, all copy right is authenticated to Paper Authors IJIEMR Transactions, online available on 10<sup>th</sup> Dec 2017. Link

:http://www.ijiemr.org/downloads.php?vol=Volume-6&issue=ISSUE-12

Title: SWITCHING LOSSES AND HARMONIC INVESTIGATIONS IN MULTILEVEL INVERTERS

Volume 06, Issue 12, Pages: 383–389. Paper Authors

## CHIDURALA SRAVANKUMAR

Prasad Engineering College, Shameerpet, Jangaon, Warangal, TS, India





USE THIS BARCODE TO ACCESS YOUR ONLINE PAPER

To Secure Your Paper As Per UGC Guidelines We Are Providing A Electronic Bar Code



A Peer Revieved Open Access International Journal

www.ijiemr.org

## SWITCHING LOSSES AND HARMONIC INVESTIGATIONS IN MULTILEVEL INVERTERS

## CHIDURALA SRAVANKUMAR

Pg Scholar, Prasad Engineering College, Shameerpet, Jangaon, Warangal, TS, India

### ABSTRACT

Regular two-level heartbeat width adjustment (PWM) inverters give less contorted current and voltage yet at the cost of higher changing misfortunes because of high exchanging frequencies. Multilevel inverters are rising as a reasonable option for high power, medium voltage applications. This paper thinks about aggregate consonant bending and exchanging misfortunes in regular two-level inverters with multilevel inverters (three-level and five-level) at various exchanging frequencies. An enhanced exchanging misfortunes. Diode-clipped, three-stage topology is considered for examine. A sinusoidal PWM strategy is utilized to control the switches of the inverter. Recreation think about affirms the decrease in consonant contortion and exchanging misfortunes as the quantity of the levels increments.

**Index Terms:**Harmonics, Multilevel inverters, Pulse width adjustment, Switching misfortunes, Total symphonious twisting.

### **I.INTRODUCTION**

Waveforms of commonsense inverters are non-sinusoidal and contain certain music. For low-and medium-control applications, square wave or semi square wave voltage might be adequate, yet for high-control applications, sinusoidal waveforms with low bending are required. Consonant substance introduce in the yield of a dc– air conditioning inverter can be dispensed with either by utilizing a channel circuit or by utilizing beat width balance (PWM) procedures. Utilization of channels has the hindrance of vast size and cost, though utilization of PWM procedures diminishes the channel prerequisites to a base or to zero contingent upon the kind of use. Conventional two-level high recurrence PWM inverters have a few disadvantages, for example, generation of regular mode voltages, additionally exchanging misfortunes, necessity of switches with low turn-on and kill times, extensive dv/dt rating, issue of voltage partaking in associated gadgets arrangement also. presentation of huge measure of higher request sounds. Multilevel inverters have discovered better partners to the traditional two-level heartbeat width regulated



A Peer Revieved Open Access International Journal

www.ijiemr.org

inverters to beat the above issues. Likewise, they offer the upside of less exchanging weight on every gadget for high voltage, high power applications, with a diminished symphonious substance at low exchanging recurrence.

## II.DIODE-CLAMPED MULTILEVEL INVERTER

A three-stage six-level diode-braced inverter is appeared in Figure. Each of the three periods of the inverter shares a typical dc transport, which has been subdivided by five capacitors into six levels. The voltage over every capacitor is Vdc, and the voltage worry over each exchanging gadget is restricted to Vdc through the cinching diodes. Table records the yield voltage levels workable for one period of the inverter with the negative dc rail voltage V0 as a source of perspective. State condition 1 implies the switch is on, and 0 implies the turn is off. Each stage has five corresponding switch matches with the end goal that turning on one of the switches of the combine requires that the other reciprocal turn be killed. The corresponding switch sets for stage leg an are (Sa1, Sa'1), (Sa2, Sa'2), (Sa3, Sa'3), (Sa4, Sa'4), and (Sa5, Sa'5).



Fig.1.Three-phase six-level structure of a diode-clamped inverter

## III.FLYING CAPACITOR MULTILEVEL INVERTER

The structure of this inverter is like that of the diode-clipped inverter aside from that as opposed to utilizing clasping diodes, the inverter utilizes capacitors in their place. The circuit topology of the flying capacitor multilevel inverter is appeared in Figure 4. This topology has a stepping stool structure of dc side capacitors, where the voltage on every capacitor varies from that of the following capacitor. The voltage augment between two neighboring capacitor legs gives the measure of the voltage ventures in the yield wavefor.



### Fig 2.Three-phase six-level structure of a flying capacitor inverter.

One preferred standpoint of the flyingcapacitor-based inverter is that it has redundancies for inward voltage levels; at



A Peer Revieved Open Access International Journal

### www.ijiemr.org

the end of the day, at least two substantial switch mixes can blend a yield voltage. Table 5.shows а rundown of the considerable number of blends of stage voltage levels that are workable for the sixlevel circuit. Not at all like the diodeinverter. cinched the flying-capacitor inverter does not require the greater part of the switches that are on (leading) be in a back to back arrangement. Flying-capacitor six-level inverter repetitive voltage levels and relating switch states



#### Fig.3 Classification of PWM multilevel converter modulation strategies

### **IV.MULTILEVEL INVERTERS**

Multilevel inverters have developed as better partners to ordinary two-level inverters. Usually utilized multilevel inverter topologies are Diode Clamped, Capacitor Clamped and Cascaded Multilevel inverters. In every one of these topologies, the yield voltage is blended from a few levels of info voltages got from a few capacitors associated over the dc transport. In a capacitor braced inverter, both genuine and responsive power can be controlled, yet it experiences higher changing misfortunes because of genuine influence exchange therefore lessening the productivity of influence transformation. Likewise, it requires countless capacitors at larger amounts. The fell inverter utilizes countless dc hotspots for each of the extensions. Be that as it may, in the diode clasped topology, all gadgets are exchanged at the principal recurrence bringing about low exchanging misfortunes and high proficiency. Other primary highlights of this topology are controlled responsive power stream amongst source and load, much better unique voltage sharing among exchanging gadgets and

Table 1: Switching states of a two-level three-phase inverter

| Load line voltage<br>(V <sub>43</sub> ) | Switching states |                |    |    |    |    |
|-----------------------------------------|------------------|----------------|----|----|----|----|
|                                         | S,               | S <sub>t</sub> | S, | S, | S, | S, |
| +V_/2                                   | 1                | 0              | 0  | 0  | 0  | 1  |
| +V_/2                                   | 1                | 1              | 0  | 0  | 0  | 0  |
| 0                                       | 0                | 1              | 1  | 0  | 0  | 0  |
| -N_J2                                   | 0                | 0              | 1  | 1  | 0  | 0  |
| -N_J2                                   | 0                | 0              | 0  | 1  | 1  | 0  |
| 0                                       | 0                | 0              | 0  | 0  | 1  | 1  |

Basic topological structure. Consequently, diode braced inverter topology is considered here for contemplate. The control rationale is basic, particularly for consecutive between tie associations of two frameworks. Be that as it may, it requires countless diodes for countless Voltage levels. To create a m-level yield stage voltage, (m-1) switches are required for every half stage leg, an aggregate of (m-1) dc connect capacitors for vitality stockpiling and (m-



A Peer Revieved Open Access International Journal

## www.ijiemr.org

1)\*(m-2) bracing diodes for each stage leg five-level dcmli. The circuit chart of the five-level DCMLI topology is appeared in Figure 3. It comprises of 24 control switches and 36 bracing diodes.





The DC transport has four capacitors for a DC transport voltage Vdc. The voltage over every capacitor Is Vdc/4; in this way, the voltage worry over every gadget will Be constrained to Vdc/4 through the clasping diode. Table 3 demonstrates the exchanging mixes and relating Output stage voltage levels where exchanging state '1' speaks to the switch is in 'on' condition and state '0' shows the switch is in 'off' condition. At the point when the Number of levels is sufficiently high in the DCMLI. symphonious substance in the yield voltage and current get lessened to dodge the requirement for channels.

## V.SWITCHING LOSS CALCULATIONS

Consider a solitary MOSFET switch associated over a dc voltage of significant worth Vdc. Current through switch amid 'on' time is considered as Idc. Figure 4 demonstrates the waveforms of the voltage crosswise over and the current through the switch when it is worked at an exchanging recurrence of Fs = 1/Ts, where Ts is the exchanging time frame. To improve the articulations, the exchanging waveforms are spoken to by direct approximations. In the figure, vm and im are the voltage crosswise over and the current through the MOSFET Switching misfortunes can be calculated from the turn-onand Turn-off attributes of the gadgets. Prompt voltage and current amid turn on time tc(on) are



Fig.5.Three phase three level diode clamped inverter

Quick power amid the interim tc(on) is

$$\begin{split} p(t) &= v(t)^* i(t) \\ &= \{ V_{dc} - (V_{dc} - V_{on})^* (t/t_{c(on)}) \}^* \{ I_{dc}^* (t/t_{c(on)}) \} \\ &= \{ V_{dc}^* I_{dc}^* (t/t_{c(on)}) \} - (V_{dc} - V_{on})^* (t^2/t_{c(on)}^2) \end{split}$$
(3)

And energy dissipated during this interval is tc(on),

$$\begin{split} & E_{c. on} = \int [ [V_{dc}^* I_{dc}^* (t/t_{c(on)})] - (V_{dc} - V_{on})^* (t^2 / t_{c(on)}^{-2})] dt \ 0 \text{ to} \\ & t_{c(on)} \\ & E_{c. on} = (V_{dc}^* I_{dc}^* t_{c(on)}) / 2 - (V_{dc} - V_{on})^* I_{dc}^* t_{c(on)} / 3 \\ & = (V_{dc}^* I_{dc}^* t_{c(on)}) / 6 - (V_{on}^* I_{dc}^* t_{c(on)}) / 3 \end{split}$$
(4)

Furthermore, amid kill progress, of tc(off), the present falls fr om Idc to zero and the Von rises directly to Vdc.



A Peer Revieved Open Access International Journal

## www.ijiemr.org

The instantaneous voltage and current during this period are

$$v(t) = V_{on} + (V_{dc} - V_{on})/t_{c(off)}$$
(5)

$$i(t) = I_{dc} - I_{dc}/t_{c(off)}$$
(6)

The instantaneous power dissipated during the interval  $p(t) = v(t)^*i(t)$ 

$$= \{V_{on} + (V_{dc} - V_{on})^{*}(t/t_{c(off)})\}^{*} \{I_{odc} - I_{dc}^{*}(t/t_{c(off)})\}$$

$$= V_{on}^{*}I_{dc} + (V_{dc} - V_{on})^{*}I_{dc}^{*}(t/t_{c(off)}) - V_{on}^{*}I_{dc}^{*}(t/t_{c(off)}) - (V_{dc}^{*} - V_{on})^{*}I_{dc}^{*}(t^{2}/t_{c(off)}^{2}) - (V_{dc}^{*} - V_{on})^{*}I_{dc}^{*}(t^{2}/t_{c(off)}^{2})$$
(7)

Hence, the energy dissipated can be found as tc(off),tc(off)is

$$\begin{split} \mathbf{E}_{c,\text{off}} &= \int [V_{\text{on}}^* \mathbf{I}_{dc} + (V_{dc} - V_{\text{on}})^* \mathbf{I}_{dc}^* (t/t_{c(\text{off})}) - V_{\text{on}}^* \mathbf{I}_{dc} \\ &^* (t/t_{c(\text{off})}) - (V_{dc} - V_{on})^* \mathbf{I}_{dc}^* (t^2/t_{c(\text{off})}^2)] \, dt \qquad 0 t_{c(\text{on})} \\ &= (V_{dc}^* \mathbf{I}_{dc}^* t_{c(\text{off})}) / 6 - (V_{on}^* \mathbf{I}_{dc}^* t_{c(\text{off})}) / 3 \end{split}$$
(8)

With a switching frequency of Fs, the average switching loss in the switch during each transition of turn on and

Tum off can be found as

$$P_{c,on} = (V_{dc}^{*}I_{dc}^{*}t_{c(on)}/T_{s})/6 + (V_{on}^{*}I_{dc}^{*}t_{c(on)}/T_{s})/3$$
(9)

$$P_{c, off} = (V_{dc} * I_{dc} * t_{c(off)} / T_s) / 6 - (V_{on} * I_{dc} * t_{c(off)} / T_s) / 3$$
(10)

Hence, the average switching loss Psw in the switch is

$$\begin{split} P_{\rm pw} &= (1/6)^{*} V_{\rm de}^{*} I_{\rm de}^{*} \{t_{\rm c(on)} + t_{\rm c(off)}\} / T_{\rm s} + (1/3)^{*} V_{\rm on}^{*} I_{\rm de}^{*} \{t_{\rm c(on)} + t_{\rm c(off)}\} / T_{\rm s} \end{split}$$

Eqn. (11) demonstrates that the exchanging power misfortune in a semiconductor switch fluctuates straightly with the exchanging recurrence and exchanging times. Hence, with the gadgets having short exchanging circumstances, it is conceivable to work them at a higher exchanging recurrence subsequently maintaining a strategic distance from unnecessary exchanging power misfortunes in the gadget.



Fig.6 three-phase five level diode clamped inverter

le l'Arithine dels implace 11 d'activades dans internet mette







A Peer Revieved Open Access International Journal

www.ijiemr.org



Fig.7 pulse generation for 2-level inverter (for switch S1).





### **VI.SIMULATION RESULTS**



Fig.9. Simulink model of proposed method



Fig10 output voltages and currents of Three-phase fivelevel diode clamped inverter.



Fig.11. THD of Three-phase five-level diode clamped inverter voltages

## **VII.CONCLUSION**

A near investigation of THD of the yield waveform voltage and exchanging misfortunes of two-level, three-level And five-level three-stage diode clipped inverters has been exhibited in this paper utilizing the SPWM system. It has been watched that both THD and exchanging misfortunes diminish with the expansion in the quantity of levels in the Output voltage. Notwithstanding, with the diminishing in



A Peer Revieved Open Access International Journal

www.ijiemr.org

transporter recurrence, the THD level increments and exchanging misfortunes decrease proportionately.

### REFERENCES

[1] F.Z.Peng and J. S. 1. Lai, 'Multilevel Converters another type of energy converters', IEEE Transaction on Industry Applications, Vol. 32, No. 3, May/June, 1996, pp. 509-517.

[2] Jose Rodriguez, J. S. Lai and F. Z. Peng, 'Multilevel Inverters: A Survey of Topologies, Controls, and Applications', IEEE Transaction on Industrial Electronics, Vol. 49, No. 4, Aug 2002, pp. 724-738.

## Author Details: CHIDURALA SRAVANKUMAR



PgScholarPrasadEngineeringCollege,Shameerpet,Jangaon, Warangal, TS, India