

A Peer Revieved Open Access International Journal

www.ijiemr.org

## COPY RIGHT

**2017 IJIEMR**.Personal use of this material is permitted. Permission from IJIEMR must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works. No Reprint should be done to this paper, all copy right is authenticated to Paper Authors

IJIEMR Transactions, online available on 20<sup>th</sup> Nov 2017. Link

:http://www.ijiemr.org/downloads.php?vol=Volume-6&issue=ISSUE-11

Title: SIMULATION OF VLSI DESIGN FOR CONVOLUTIVE BLIND SOURCE SEPARATION

Volume 06, Issue 11, Pages: 225–230. Paper Authors

#### **R.PRASHANTHI, MR.GNANESHWAR**

DVR Engineering College, KANDI;SANGAREDDY (Dt); Telangana, India.





USE THIS BARCODE TO ACCESS YOUR ONLINE PAPER

To Secure Your Paper As Per UGC Guidelines We Are Providing A Electronic Bar Code



A Peer Revieved Open Access International Journal

www.ijiemr.org

### SIMULATION OF VLSI DESIGN FOR CONVOLUTIVE BLIND SOURCE SEPARATION

#### <sup>1</sup>R.PRASHANTHI, <sup>2</sup>MR.GNANESHWAR

<sup>1</sup>M-tech student Scholar, Department of Electronics& communicatation Engineering, DVR Engineering College, KANDI; SANGAREDDY (Dt); Telangana, India. <sup>2</sup>Assistant Professor, Department of Electronics & communicatation Engineering, DVR Engineering

College, KANDI;SANGAREDDY (Dt); Telangana, India

<sup>1</sup>prashanthi.pinky@gmail.com,<sup>2</sup>Prashanthi.pinky@gmail.com

#### ABSTRACT

This brief presents an efficient very-large- scale integration architecture design for convolutive blind source separation (CBSS). The CBSS separation network derived from the informationmaximization (Infomax) approach is adopted. The proposed CBSS chip design consists mainlyof Infomax filtering modules and scaling factor computation modules. In an Infomaxfiltering module, input samples are filtered by an Infomax filter with the weights updated byInfomax-driven stochastic learning rules. As for the scaling factor computation module, alloperationsincluding logistic sigmoid are integrated and implemented by the circuit design basedon a piecewise-linear approximation scheme. The proposed architecture of this paper analysis thelogic size and area using Xilinx.

Key Words- Convolutive Blind Source Separation (CBSS), Infomax, Scaling factor

#### 1. INTRODUCTION

Blind source separation is a kind of a filtering process used to separate different sources from the mixed signals in which most of the information about sources and signals is not mixed known. This restriction makes the blind source separation a challenging task. Blind source separation becomes a very important research topics in a lot of fields such as audio signal processing, biomedical signal processing, communication systems and image processing. Simple version of mixing process is one in which without filtering effect instantaneous mixing occurs. Convolutive mixing process should be done for the audio source passing through a filtering environment before arriving at the microphones and in order to recover the original audio source

convoluted blind source separation should be done. One of the conventional methods is Independent component analysis (ICA) which is used to solve the CBSS problem. drawback Maior of software implementation using this technique is often highly computational intensive and more time consuming process. Providing hardware solutions for ICA-based blind source separation has drawn considerable attention because of the hardware solution achieves optimal parallelism. An analog BSS chip can be designed using aboveand-sub threshold **CMOS** circuit techniques which integrates an i/o interface of analog, weight coefficients and adoption blocks.



A Peer Revieved Open Access International Journal

www.ijiemr.org

#### 2. PROPOSED VLSI BLIND SOURCE SEPARATOR

The proposed CBSS system is shown in the FIG.2. The CBSS chip mainly consists of two functional cores: Infomax filtering module and scaling factor computation module. Additionally, the Infomax filtering outputs are added with the help of two small carry-save adders (CSAs). The current prototype chip is used for two sources and two sensors by utilizing four Infomax filtering modules along with two scaling factor computation modules.



FIG 1: The block diagram of a proposed CBSS system

#### 3. INFOMAX FILTERING MODULE

The Infomax filtering module for the proposed system is shown in fig.3. In the fig. 1, the CBSS separation network contains four causal FIR filters. These filters are adaptive because stochastic learning rules which are derived from the Infomax approach will alter the tap coefficients and are thus referred to herein as the Infomax adaptive filter or the Infomax filter. The Infomax filtering module is exemplified with six taps. In the Infomax filtering module, an input sample passes through lower and upper register chains. These samples are multiplied with weights scaling filter and factors. respectively. The multiplication results of all of the taps are accumulated by a twostage summation. The first stage adopts carry lookahead adders to generate the intermediate addition results for multiplication of every two successive taps. The above intermediate addition results are summed up by using a carry save addition scheme. A CSA(carry save adder) can accept more than two data inputs.



FIG 2: Infomax filtering module.4. SCALING FACTOR COMPUTATION MODULE



FIG 3: SCALING FACTOR COMPUTATION MODULE



A Peer Revieved Open Access International Journal

Fig.3 describes the proposed circuit for the scaling factor computation module. The linear equation evaluation with input ui(t) and ai and bi are equation parameters and are implemented using a multiplier and an adder. In order to choose corresponding ai and bi, a line segment has to be selected by two multipliers. The scaling factor is calculated by using the formula s(t) = 1 - 12y(t), where y(t) = (1+e - u(t)) - 1. If y(t) is known, -2y(t) can be generated first using 2's complement and a left shift to y(t). The scaling factor s(t) is then obtained by adding -2y(t) and one. The above procedure is simple. The scaling factor commutation is approximated directly rather than performing logistic sigmoid computation first and then calculating 1 -2y(t). The target function to be approximated by linear piecewise scheme. То implement the line-segment approximation, the circuit design for scaling factor computation is to calculate single variable linear equations. For the equation of lsi which corresponding to mi(n) = ai n + bi, i = 1, 2, ..., 5, where n = ui(t). As the slopes of ls1 and ls5 are the same, these two line segments share the equation parameters a1. In the same manner, line segments ls2 and ls4 share the equation parameters a2. Furthermore, according to the symmetry in Fig. 5, the bias used for line segment 1s5, e.g., -b1, is the negative of the bias b1 used for line segment ls1. In addition, line segments ls4 and ls2 use biases -b2 and b2, respectively .As for the d0 ij(t), this study designs a Dterm unit to execute dii(t) = cofactor(wij)(detW0) -1. The architecture of the D-term unit is shown in Fig. 6. The Dterm unit consists of a determinant circuit to find Or to obtain the detW0 and in order to generate the inverse of detW0,

lookup table is used. Since W is a  $2 \times 2$  matrix, the cofactors(wij) are w22, -w21, -w12, and w11, which are multiplied by (detW0) -1 in parallel using four multipliers.



# FIG 4: Architecture of a D-term unit5. SIMULATION WAVEFORM





A Peer Revieved Open Access International Journal

www.ijiemr.org



FIG 9: Technology schematic for the proposed CBSS 16bit

FIG 8: RTL for the proposed CBSS 16bit



A Peer Revieved Open Access International Journal

#### 6. CONCLUSION

An efficient VLSI architecture design for CBSS with less delay has been presented in this paper. The architecture mainly consists of Infomax filtering modules and scaling factor computation modules and a D-term. CBSS separation network derived from the Infomax approach. The proposed system has high performance and has less delay as compared with the other existing system. By the usage of vedic multiplier in Infomax filter increases the speed as well as performance of the proposed system.

#### REFERENCES

[1] G. Zhou, Z. Yang, S. Xie, and J. M. Yang, "Online blind source separation using incremental nonnegative matrix factorization with volume constraint," IEEE Trans. Neural Netw., vol. 22, no. 4, pp. 550–560, Apr. 2011.

[2] M. Li, Y. Liu, G. Feng, Z. Zhou, and D. Hu, "OI and fMRI signal separation using both temporal and spatial autocorrelations," IEEE Trans. Biomed. Eng., vol. 57, no. 8, pp. 1917–1926, Aug. 2010.

[3] A. Tonazzini, I. Gerace, and F. Martinelli, "Multichannel blind separation and deconvolution of images for document analysis," IEEE Trans. Image Process., vol. 19, no. 4, pp. 912–925, Apr. 2010.

[4] H. L. N. Thi and C. Jutte, "Blind source separation for convolutive mixtures," Signal Process., vol. 45, no. 2, pp. 209–229, Aug. 1995.

[5] A. J. Bell and T. J. Sejnowski, "Blind separation and blind deconvolution: An information-theoretic approach," in Proc. Int. Conf. Acoust., Speech, Signal Process., May 1995, vol. 5, pp. 3415–3418.

[6] A. Hyvärinen and E. Oja, "Independent component analysis: Algorithms and

applications," Neural Netw., vol. 13, no. 4/5, pp. 411–430, May/Jun. 2000.

[7] M. H. Cohen and A. G. Andreou, "Analog CMOS integration and experimentation with an autoadaptiveindependent component analyzer," IEEE Trans. Circuits Syst. II, Analog Digit. Signal Process., vol. 42, no. 2, pp. 65–77, Feb. 1995.

[8] K. S. Cho and S. Y. Lee, "Implementation of InfoMax ICA algorithm with analog CMOS circuits," in Proc. Int. Workshop Independent Compon.Anal. Blind Signal Separation, Dec. 2001, pp. 70–73.

[9] Z. Li and Q. Lin, "FPGA implementation of Infomax BSS algorithm with fixed-point number representation," in Proc. Int. Conf. Neural Netw. Brain, 2005, vol. 2, pp. 889–892.

[10] H. Du and H. Qi, "An FPGA implementation of parallel ICA for dimensionality reduction in hyperspectral images," in Proc. IEEE Int. Geosci. Remote Sens.Symp., Sep. 2004, pp. 3257–3260.

[11] M. Ounas, R. Touhami, and M. C. E. Yagoub, "Low cost architecture of digital circuit for FPGA implementation based ICA training algorithm of blind signal separation," in Proc. Int. Symp. Signals, Syst. Electron., 2007, pp. 135–138.

[12] K. K. Shyu, M. H. Lee, Y. T. Wu, and P. L. Lee, "Implementation of pipelined FastICA on FPGA for real-time blind source separation," IEEE Trans. Neural Netw., vol. 19, no. 6, pp. 958–970, Jun. 2008.

[13] A. Acharyya, K. Maharatna, J. Sun,B. M. Al-Hashimi, and S. R. Gunn,"Hardware efficient fixed-point VLSI architecture for 2D KurtoticFastICA," in



A Peer Revieved Open Access International Journal

www.ijiemr.org

Proc. Eur. Conf. Circuit Theory Des., Aug. 23–27, 2009, pp. 165–168.

[14] C. K. Chen et al., "A low power independent component analysis processor in 90 nm CMOS technology for portable EEG signal processing systems," in Proc. IEEE Int. Symp. Circuits Syst., May 15– 18, 2011, pp. 801–804.

[15] H. Qi and X. Wang, "Comparative study of VLSI solutions to independent component analysis," IEEE Trans. Ind. Electron., vol. 54, no. 1, pp. 548–558, Feb. 2007.

[16] K. Torkkola, "Blind separation of convolved sources based on information maximization," in Proc. IEEE Signal Process. Soc. Workshop, Sep. 1996,pp. 423–432.