

A Peer Revieved Open Access International Journal

www.ijiemr.org

#### COPY RIGHT

**2017 IJIEMR**.Personal use of this material is permitted. Permission from IJIEMR must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works. No Reprint should be done to this paper, all copy right is authenticated to Paper Authors

IJIEMR Transactions, online available on 24<sup>th</sup> Oct 2017. Link

:http://www.ijiemr.org/downloads.php?vol=Volume-6&issue=ISSUE-9

Title: GRID CONNECTED SNUBBER LESS SOFT SWITCHING THREE-PHASE PUSH-PULL DC-DC CONVERTER FOR DC-MICRO GRID APPLICATION

Volume 06, Issue 09, Pages: 239–251. Paper Authors

#### **DEVIREDDY VENU, S. ADINARAYANA REDDY**

Ellenki College of Engineering& Technology Pataancheru(patelguda); Sangareddy (Dt); Telangana, India.





USE THIS BARCODE TO ACCESS YOUR ONLINE PAPER

To Secure Your Paper As Per UGC Guidelines We Are Providing A Electronic Bar Code



A Peer Revieved Open Access International Journal

www.ijiemr.org

### GRID CONNECTED SNUBBER LESS SOFT SWITCHING THREE-PHASE PUSH-PULL DC-DC CONVERTER FOR DC-MICRO GRID APPLICATION

#### <sup>1</sup>DEVIREDDY VENU, <sup>1</sup>S. ADINARAYANA REDDY

<sup>1</sup>M-tech student Scholar, Department of E.E.E, Ellenki College of Engineering& Technology Pataancheru(patelguda); Sangareddy (Dt); Telangana, India.
<sup>2</sup>Assistant Professor, Department of E.E.E, Ellenki College of Engineering& Technology, Sangareddy (Dt); Telangana, India.
<sup>1</sup>devireddyvenu708@gmail.com,<sup>2</sup>anreddyeee@gmail.com

ABSTRACT- A bidirectional current-fed three-phase push-pull dc/dc converter is proposed for DC micro-grid application. The proposed converter is analyzed and designed to interface two dc buses of 48 V and 380 V in a micro grid. An innovative novel modulation technique is proposed to clamp the device voltage spike across primary side current-fed devices at turn-off solving traditional problem. The proposed modulation helps achieve natural zero current commutation of low voltage side (LVS) devices and zero voltage switching (ZVS) turn-on of high voltage side (HVS) devices. This eliminates the use of passive/active snubbersless in conventional current-fed topologies to mitigate the voltage-spike across the devices. The steady-state operation, analysis, and design of the converter with proposed modulation are explained. Soft-switching conditions are derived. It eliminates the use of passive/active clamp circuits to mitigate the turnoff voltage spike across the devices, a traditional problem associated with current-fed topologies. Additionally, the higher ripple frequency reduces the volume of the transformer and the input inductor, making it suitable for high-power applications. The micro grid on the other hand, although not a replacement of the national grid, aids the grid by decentralized generation incorporating environmental friendly distributed energy resources. Also, the bidirectional functionality makes the grid structure smart and interactive where traditional central control is shifted to decentralized control and energy storage plays a vital role in grid support. The proposed converter fed with an inverter and integrated with AC grid.

#### I INTRODUCTION

Even though the centralized transmission grid system is the backbone of the distribution system, it encompasses the huge transmission loss of almost 8%–10% owing to the geographic separation of the generation and demand. The micro grid on the other hand, although not a replacement of the national grid, aids the grid by decentralized generation incorporating environmental friendly distributed energy resources.Dual-active-bridge converters have attracted high attention mainly because



A Peer Revieved Open Access International Journal

www.ijiemr.org

of its ability of bidirectional power flow between two dc buses or dc-ac buses along with galvanic isolation, compactness, and higher power density [1]–[3]. Also, the bidirectional functionality makes the grid structure smart and interactive where traditional central control is shifted to decentralized control and energy storage plays a vital role in grid support. For example, it has been implemented in hybrid electric vehicles for energy exchange between batteries/ultra capacitors and drive motors, in line interactive uninterruptible power supply for battery charging and discharging, in fuel cell energy system, and also in renewable energy system for energy storage.Among the basic topologies, the current-fed topology is preferred over the voltage-fed one [4]–[9] for the aforementioned application because the former shows better efficiency for high voltage amplification requiring lower turns ratio. The advantages of the current-fed topology over the latter are listed as follows: 1) Lower turn's ratio leading to lower leakage inductance and lower copper loss attributed by the transformer;

2) The inherent short-circuit protection during high-current application;

3) lower duty cycle loss;

4) Utilization of leakage inductance for power transfer and soft switching, thus giving the flexibility of higher leakage inductance; and

5) Reduced circulating current and, hence, lower rms and peak current through the switches. Usually, the current-fed topologies in the literature implement active/passive snubbers to clamp the voltage and avoid the voltage spike across the switch during turnoff. However, the passive snubbers result in low efficiency and increased converter size, whereas active snubbers requireFloating active devices and large high frequency (HF) capacitors and are less reliable. Hence, a new modulation technique, secondary-side modulation [10], [11], is implemented which utilizes the secondary active switches to achieve soft switching in the primary switches during turnoff and also soft switching in the secondary active switches during turn-on.

Hence, the natural voltage clamping of devices is obtained employing the proposed modulation that solves a traditional problem associated with current-fed circuit topologies. Thus, the modulation method addresses the voltage-spike issue without increasing any component count and realizes the high reliability of the system. In current source converters. the three-phase topologies [12]–[15] are superior to the single-phase high-power ones for application due to the following:

- Reduced current stress on the MOSFETs due to lower rms current through them;
- Higher power transfer with better utilization of the transformer;
- Higher efficiency; and
- Improved power density and reduced passive components' size.

The increase in the ripple frequency of passive components to three times of the switching frequency improves the power density of the converter. Of all the conventional topologies of current-fed three -phase converters, the push–pull topology is



A Peer Revieved Open Access International Journal

www.ijiemr.org

advantageous over others because of only having low side switches and a simple gate driver circuit, which reduces the cost of the system and increases the reliability of the converter, and only having one input dc inductor with the ripple frequency three times the switching frequency. Hence, an optimal choice between power density and efficiency has to be made considering the aforementioned factors based on the application [16], [17]. The objectives of this paper are to present the steady-state analysis and operation of the proposed novel and innovative modulation technique and the design of the converter along with experimental results. This paper has been organized as follows.

#### II OPERATING PRINCIPLE OF THE CONVERTER

#### **A. Topology Description**

The circuit of the single inductor bidirectional snubberless current-fed threephase push-pull dc-dc converter is shown in Fig. 1. A low voltage (LV) energy source or dc bus is connected to the low voltage side (LVS) current-fed port, and the high voltage side (HVS) is connected to the dc grid to feed the dc load and/or for dc/ac inverter interface. In the boost mode, the boost function is achieved by the dc input inductor and three LV side switches connected in push-pull configuration.



Fig.1. Three-phase current-fed push–pull bidirectional dc–dc converter

In the buck mode, the high voltage (HV) six-pack switches are used for power transfer, and the dc inductor acts as a filter. Three single-phase transformers connected in Y-Y configurations are implemented to reduce the circulating current and reduce the phase current imbalance. Inductances  $L_1k_1$ ,  $L_1k_2$ , and  $L_1k_3$  represent the sum of the leakage inductances of the transformer and external inductances added to each phase as per the required power transfer if needed. The leakage inductances are utilized to achieve the soft switching of the HF devices. The switching steady-state analytical waveforms are shown in Fig. 2. The steady-state operation of the converter has been divided into eight modes of operation for one-third of the HF cycle.

#### **B.** Modulation Technique

The gating signals to the active devices on the three legs on both LV and HV sides are 120° phase shifted. For 8x voltage gain with low turns ratio, the duty ratio is kept high. For full load condition, the duty cycle (d) of each switch on the LV side is set at 73% with an overlap of nearly 42%. On the HV side, most of the time, antiparallel diodes of active switches are utilized for rectification. They are turned on for a short duration to obtain the LV side switches' soft turnoff. The HV active switches are turned on for  $2\pi/3$  with diagonal switches having the same gating pulses. To reduce the degrees of freedom of operation, the HV side active switches' gating pulses are kept fixed, and the power transfer equation is obtained as a function of the LV side duty and the phase shift between LVS and HVS.



A Peer Revieved Open Access International Journal

www.ijiemr.org

A maximum power is transferred for a phase shift of d/3, keeping all other parameters constant. For full-load condition, the phase shift is kept at d/6to achieve the required power transfer. When the HV side device is turned on, it causes a negative voltage to impress across the corresponding phase leakage inductance of the transformer, which forces the current in the LV side to change its direction. Thus, the anti parallel body diode of the LV switch in that phase takes over the current and turns off naturally with zero current switching (ZCS). Also, an HV side device is triggered and conducts current when its body diode is doing rectification, thus causing zero voltage (ZV) across the device and turning on with zero voltage switching (ZVS). Hence, the soft turn-on of HV side active devices and the soft turn-off of LV side active devices are achieved.



Fig.2. Steady-state theoretical waveforms of the proposed converter

#### **C. Principle of Operation**

**Mode I** : (Fig. 3.3(a); $t_0-t_1$ ): At  $t=t_0$ , LV switches  $S_1$  and  $S_3$  and the antiparallel body diodes  $D_{S4}$  and  $D_{S7}$  of HV switches  $S_4$  and  $S_7$ , respectively, are conducting to transfer power. Nonconducting HV devices S6, S9, and S5 block the output voltageV0, and on the LV side, switch  $S_2$  is naturally clamped atV0/n. The steady-state current values through different components at  $t=t_1$  are as follows.

On the LV side:  $I_{S1}=I_{Lk1}=2I_{in}/3$ ;  $I_{S3}=I_{Lk3}=I_{in}/3$ ;  $I_{S2}=0$ .

On the HV side:  $I_{DS4}=I_{in}/3n$ ; IDS7=Iin/3n;  $I_{S5}=I_{S6}=I_{S8}=I_{S9}=0$ .

**Mode II:** (Fig. 3.3(b);  $t_1-t_2$ ): This mode persists for short duration. This mode ends when the parasitic capacitance of S<sub>2</sub> is fully discharged. The currents through all other components and the voltages across them remain the same.





A Peer Revieved Open Access International Journal

www.ijiemr.org













Mode VIII( $t_7-t_8$ ). *Mode III*: (Fig.3(c);  $t_2-t_3$ ): At t=t2, switch S2 starts conducting, and the current through it increases with a slope twice as that of the other two LV switches. All the three LV switches  $S_1 \sim S_3$  are conducting. Switch  $S_8$ starts conducting with ZV across it. On the

HV side, the switchS8and the body diode of switches  $S_4$  ( $D_{S4}$ ) and  $S_7$  ( $D_{S7}$ ) are conducting. The currents through the components are given by

$$I_{S1} = I_{Lk1} = \frac{2I_{\rm in}}{3} - \frac{V_o}{3nL_k}(t - t_2)$$
(1)



A Peer Revieved Open Access International Journal

(2)

www.ijiemr.org

$$I_{S2} = I_{Lk2} = \frac{2V_o}{3nL_k}(t - t_2)$$

$$I_{S3} = I_{Lk3} = \frac{I_{\rm in}}{3} - \frac{V_o}{3nL_k}(t - t_2)$$
(3)

$$I_{DS4} = \frac{I_{\rm in}}{3n} - \frac{V_o}{3n^2 L_k} (t - t_2)$$
(4)

$$I_{S8} = \frac{V_o}{3n^2 L_k} (t - t_2)$$
<sup>(5)</sup>

$$I_{DS7} = \frac{I_{\rm in}}{3n} - \frac{2V_o}{3n^2 L_k} (t - t_2)$$
(6)

The components' current and voltage values at instant  $t_3$  are as follows.

On the LV side:  $I_{S1}=I_{Lk1}=I_{in}/2$ ;  $I_{S2}=I_{Lk2}=I_{in}/3$ ;  $I_{S3}=I_{Lk3}=I_{in}/6$ .

On the HV side:  $I_{DS4}=I_{in}/6n$ ;  $I_{DS8}=I_{in}/6n$ ;  $I_{S5}=I_{S6}=I_{S7}=I_{S9}=0$ ;  $V_5=V_6=V_9=V_0$ .

*Mode IV:* (Fig. 3(d);  $t_3-t_4$ ): In this interval, the slopes of the currents through the components remain the same. The HV side switch S<sub>7</sub> takes over the current immediately by ZVS turn on by the end of the interval. This mode ends when the switch S3current reaches zero and the diode conducts naturally.

*Mode V:* (Fig.3 (e);  $t_4-t_5$ ): At  $t_4$ , the body diode of switch  $S_3$  (D<sub>S3</sub>) starts conducting, causing extended ZV to appear across the switch to ensure ZCS turnoff. The slope of the currents through the switches remains the same. Hence, the current through  $S_1$  reduces below  $I_{in}/3$ . This mode lasts for a short duration of time to avoid the conduction loss through the body diode and

limit the peak current through the switches and transformers and their kVA rating. This mode ends with the following.

On the LV side:  $I_{S1}=I_{Lk1}=(I_{in}/3-I_{DS}, \text{ peak});$  $I_{S2}=I_{Lk2}=(2I_{in}/3+2I_{DS}, \text{ peak});$   $I_{S3}=I_{Lk3}=-I_{DS},$  peak.

On the HV side:  $I_{S8}=I_{S7}=I_{in}/3n+2I_{DS}$ , peak/n;  $I_{S4}=I_{S5}=I_{S6}=I_{S9}=0$ ;  $V_5=V_6=V_9=V_0$ .

The governing equations for this mode are

$$I_{S1} = I_{Lk1} = \frac{I_{\rm in}}{3} - \frac{V_o}{3nL_k}(t - t_4)$$
(7)

$$I_{S2} = I_{Lk2} = \frac{2I_{\rm in}}{3} + \frac{2V_o}{3nL_k}(t - t_4)$$

(9)

$$I_{S3} = I_{Lk3} = -\frac{V_o}{3nL_k}(t - t_4)$$

$$I_{S8} = \frac{I_{\rm in}}{3n} + \frac{2V_o}{3n^2 L_k} (t - t_4)$$
(10)

$$I_{S7} = \frac{I_{\rm in}}{3n} + \frac{2V_o}{3n^2 L_k} (t - t_4) \tag{11}$$

*Mode VI:* (Fig.3(f);  $t_5-t_6$ ): During this mode, the currents through the switches  $S_7$  and  $S_8$  drop to zero and are taken over by the ant parallel diodes of switches  $S_6$  and  $S_9$ . The current through the body diode of S3 reduces to zero with the same slope, thus naturally commutating. The equations during this mode are given by

$$I_{S1} = I_{Lk1} = \frac{I_{\rm in}}{3} - I_{D,\rm peak} + \frac{V_o}{3nL_k}(t - t_5)$$
(12)



A Peer Revieved Open Access International Journal

www.ijiemr.org

$$I_{S2} = I_{Lk2} = \frac{2I_{\rm in}}{3} + I_{D,\rm peak} - \frac{2V_o}{3nL_k}(t - I_{13})$$

$$I_{S3} = I_{Lk3} = -I_{D,\rm peak} + \frac{V_o}{3nL_k}(t - t_5)$$
(14)

The final values at  $t_6$  are as follows.

On the LV side:  $I_{S1}=I_{Lk1}=Iin/3$ ;  $I_{S2}=I_{Lk2}=2I_{in}/3$ ;  $I_{S3}=I_{Lk3}=0$ .

On the HV side:  $I_{Ds6}=I_{in}/3n$ ;  $I_{Ds9}=I_{in}/3n$ ;  $I_{S4}=I_{S5}=I_{S7}=I_{S8}=0$ ;  $V_5=V_7=V_8=V_0$ .

*Mode VII:* (Fig.3(g);  $t_6-t_7$ ): The voltage across S<sub>3</sub> clamps to V<sub>0</sub>/n naturally. This mode is for a short duration of time until the switchS3enters into forward blocking mode. The values of current and voltage across other switches remain the same.

*Mode VIII:* (Fig.3(h);  $t_7-t_8$ ): In this mode, the currents through the switches, external leakage inductors, and HF transformers are constant. The time interval for this mode is longer compared to other intervals. The currents through the switches S<sub>1</sub> and S<sub>2</sub> are I<sub>in</sub>/3 and 2I<sub>in</sub>/3, respectively, and the currents through the antiparallel diodes of S<sub>6</sub> and S<sub>9</sub> are I<sub>in</sub>/3n.The voltage across the switchS3is clamped toV0/n naturally, and the voltage across the non conducting switches on the HV side V<sub>8</sub>, V<sub>5</sub>, and V<sub>7</sub> is V<sub>0</sub>.

#### III CONVERTER DESIGN A. Design of the Converter

The theoretical study of the converter is validated by simulation using PSIM 9.3 for the following system specifications: Input voltage Vin =40–59V, nominal input voltage=48V, nominal output voltage Vo= 380V, operating switching frequency fs=70kHz, and the output power Po=1kW. The voltage gain equation found by applying

volt-second balance across the boost inductor is given by

$$V_o = \frac{nV_{\rm in}}{1-d} \tag{15}$$

Since the three-phase current-fed converter requires a boost ratio of 1:8, the duty ratio is always greater than 67%. Hence, for a duty ratio of 73%, the turn's ratio is calculated to be  $n\approx 2$ . The formula for voltage gain for varied load condition is given by

$$V_o = \frac{nV_{\rm in}}{1 - d - d''} \tag{16}$$

Where d<sup>"</sup> is a negative term to reduce the effective duty with decrease in load and given by

$$d'' = \frac{3nL_{lk}I_{\rm in}f}{2V_o} + \frac{2}{3} - d \tag{17}$$

| Table I                        |
|--------------------------------|
| Current stress in the switches |

| Components                                                        | Peak Current                                         | RMS Current                                                        | Average Current                                       |
|-------------------------------------------------------------------|------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------|
| LV switches<br>S <sub>I</sub> -S <sub>3</sub>                     | $I_{Spri,peak} = \frac{2I_{in}}{3}$ (25A)            | $I_{Spri,ms} = I_{in} \sqrt{\frac{7 - 3d}{27}}$                    | $I_{Spri,avg} = \frac{I_{in}}{3}$                     |
| HV top switches<br>S <sub>40</sub> S <sub>10</sub> S <sub>1</sub> | $I_{STopsec,peak} = \frac{I_{in}}{3n}$ (3A)          | $I_{STop  sct, ms} = \frac{I_{in}}{9n} \sqrt{3d-2}$                | $I_{STopsec,mg} = \frac{I_{in}}{6n}(d-\frac{2}{3})$   |
| HV top switches<br>body-diode                                     | $I_{D_s Top  sec, peak} = \frac{I_{in}}{3n} $ (3A)   | $I_{DsTopsec,ms} = \frac{I_{in}}{9n} \sqrt{7 - 6d}$                | $I_{DeTopsec,mg} = \frac{I_{in}}{18n} (4 - 3d)$       |
| HV bottom<br>switches<br>S5,S7,S9                                 | $I_{SBottom sec, peak} = \frac{I_{in}}{3n}$ (3A)     | $I_{SBettion sec, rms} = \frac{I_{in}}{9n} \sqrt{\frac{3d-2}{2}}$  | $I_{SBottom  sec_{drop}} = \frac{I_{in}}{36n} (3d-2)$ |
| HV bottom<br>switches body-<br>diode                              | $I_{D_3 Bottom  sec, peak} = \frac{I_{in}}{3n} (3A)$ | $I_{DeBottom sec,mes} = \frac{I_{in}}{9n} \sqrt{\frac{16-15d}{2}}$ | $I_{DsBattomsec,arg} = \frac{I_{in}}{36n} (10 - 9d)$  |

Switches: The LV side of the transformer has only three switches with a voltage rating



A Peer Revieved Open Access International Journal

www.ijiemr.org

greater than the clamped voltage V0/n. The HV side comprises six switches with a voltage rating greater thanV0. Table I lists the current stress through the nine switches. The selection of switches is based on the clamping voltage, the rms current, the total gate charge (Qgs+Qgd) for low turn-on losses in the LV side switches, the low voltage drop across the diode for low conduction losses in the HV switches, and the low parasitic capacitance to reduce loss associated with the snubber circuits [18]. Also, for the paralleling of switches, the heat sinks are designed to ensure that the thermal junction temperature is maintained within 40°C [19]. The power loss in the switches for temperature calculation is obtained considering two switches in parallel. However, for optimal condition with an aim to improve the efficiency of the converter, more number of switches can be connected in parallel to reduce the conduction losses incurred.

Boost Inductor: The value of the boost inductance is given by the formula

$$L = \frac{V_{\rm in} \left(d - \frac{2}{3}\right)}{\Delta I f_s} \tag{18}$$

Assuming a ripple of 1.5 A in the input current, the value is obtained as 26  $\mu$ H. For the boost inductor with high dc offset current, dc winding losses and core saturation are the main limitations. Hence, the toroidal core MS-250060-2 with a maximum flux density of 1.0 T is chosen for the design. Assuming that Bm=0.7T, the practical value of the boost inductor is 140  $\mu$ H since the inductance value reduces with increase in current in powered core. ThreePhase HF Transformer: Three independent HF ETD cores of ferrite material are connected in Y-Y connection to form the three-phase transformer. The kVA rating of each transformer is given as

$$VA_{1-\text{ph}} = \frac{V_0 I_{\text{in}}}{3n} \sqrt{\frac{(4-3d)(7-3d)}{27}}.$$

(19)

The required area product of the core can be obtained as

$$A_p = \frac{\pi . P_{\text{out}}}{9B_m . K_w . J(1-d)} \left\{ \sqrt{\frac{7-3d}{27}} + \frac{1}{9} \sqrt{\frac{3d+10}{2}} \right\}$$
(20)

In the push-pull topology with three single-phase transformers, at any given instant, one transformer delivers the power to the output (forward behavior), another phase transformer stores the energy in its magnetizing inductance (flyback behavior), and the third phase transformer's magnetizing inductance delivers the power to the output (flyback behavior). Hence, the Bm is chosen very less to avoid core saturation. With Bm=0.1T, J=4A/mm<sup>2</sup>, and kw=0.3, the area product is calculated to be 8.05 cm4. Allowing some margin, the ferrite core 3C95ETD49 of Ap=16.9cm4 is preferred. The leakage inductance of the converter is given by the slope through the transformer as

$$L_{k} = \frac{V_{0} \left(d - \frac{2}{3}\right)}{n f I_{\text{in}}}$$
(21)  
$$P_{o} = \frac{V_{o}^{2}}{2\pi n^{2} \omega L_{lk}} \left\{ -\frac{13}{16} \varphi^{2} + \frac{5\pi}{6} \varphi + d \left(\frac{d}{16} - \frac{\varphi}{4}\right) - \frac{\pi^{2}}{9} \right\}$$
(22)



A Peer Revieved Open Access International Journal

#### www.ijiemr.org

#### **B. Soft-Switching Conditions**

For secondary-side modulated ZCS turnoff of LVS active switches, the duty ratio of HVS active switches is given as

$$d' \ge d - \frac{1}{3} - \varphi$$
(23)
$$i_{lk} \left( t = \{ (2d - 2/3 - \varphi) 2\pi \} \right) > 0, \text{ for upper switches}$$
(24)

$$i_{lk}\left(t = \left\{\frac{4\pi}{3} - (2d - 2/3 - \varphi)2\pi\right\}\right) > 0, \text{ for lower switches}$$
(25)

This paper presents a single-phase five-level photovoltaic (PV) inverter topology for gridconnected PV systems with a novel pulse width-modulated (PWM) control scheme. Two reference signals identical to each other with an offset equivalent to the amplitude of the triangular carrier signal were used to generate PWM signals for the switches. A digital proportional-integral current control algorithm is implemented in DSP TMS320F2812 to keep the current injected into the grid sinusoidal and to have high dynamic performance with rapidly changing atmospheric conditions. The inverter offers much less total harmonic distortion and can operate at near-unity power factor. The proposed system is verified through simulation and is implemented in a prototype, and the experimental results are compared with that with the conventional three-level single-phase grid-connected PWM inverter.

#### IV A grid-connected photovoltaic power system, or grid-connected PV system

A grid-connected photovoltaic power system or grid-connected PV system is

an electricity generating system that is connected to the utility grid. A gridconnected PV system consists of solar panels, one or several inverters, a power conditioning unit and grid connection equipment. They range from small residential and commercial rooftop systems to large utility-scale solar power stations. Unlike stand-alone power systems, a grid-connected system rarely includes an integrated battery solution, as they are still very expensive. When conditions are right, the grid-connected PV system supplies the excess power, beyond consumption by connected load, Residential, the gridconnected rooftop systems which have a capacity more than 10 kilowatts can meet the load of most consumers.<sup>[2]</sup> They can feed excess power to the grid where it is consumed by other users. The feedback is done through a meter to monitor power transferred. Photovoltaic wattage may be less than average consumption, in which case the consumer will continue to purchase grid energy, but a lesser amount than previously. If photovoltaic wattage substantially exceeds average consumption, the energy produced by the panels will be much in excess of the demand. In this case, the excess power can yield revenue by selling it to the grid. Depending on their agreement with their local grid energy company, the consumer only needs to pay the cost of electricity consumed less the value of electricity generated. This will be a negative number if more electricity is generated than consumed.<sup>[3]</sup> Additionally, in some cases, cash incentives are paid from the grid operator to the consumer.



A Peer Revieved Open Access International Journal

www.ijiemr.org

Connection of the photovoltaic power system can be done only through an interconnection agreement between the consumer and the utility company. The agreement details the various safety standards to be followed during the connection.

#### V.MATLAB/SIMULATION RESULTS



Fig 4 Matlab/simulation circuit current-fed push–pull bidirectional dc–dc converter.



Fig 5 Simulation wave form of the line voltage *VAB* across the primary and secondary of the transformer and the line current *Ilk*1



Fig 6 simulation wave form of Voltage, gate pulse, and current for switch *S*1, voltage, gate pulse, and current for switch *S*4, voltage, gate pulse, and current for switch *S*5



Fig 7simulation wave form of the line voltage *VAB* across the primary and secondary of the transformer and the line current *Ilk*1 at half load (500 W), an voltage, gate pulse, and current for switch *S*1



A Peer Revieved Open Access International Journal

www.ijiemr.org



Fig 8 Simulation wave form current-fed push–pull bidirectional dc–dc converter output voltage



Fig 9 Matlab/simulation circuit current-fed push–pull bidirectional dc–dc converter with Grid connection





current-fed three-phase push-pull А bidirectional dc-dc converter is proposed with Grid connected system. A novel innovative modulation is implemented for the natural zero current commutation of LVS devices with natural device voltage clamping eliminating the traditional activeclamp or dissipative snubber circuit, making the topology snubberless. The ZVS turn-on of HVS devices is obtained. These merits and unique features are inherent and maintained with variation in input voltage and load current. Higher switching ripple frequency (three times the device switching frequency) enhances the power density, making it suitable for high-power application. The complete steady-state analysis, operation, and design with the proposed modulation scheme are explained. High efficiency for wide variation in source/dc bus voltage and validate the claims grid connected system. Peak efficiencies of 95.8% and 93.8% are



A Peer Revieved Open Access International Journal

www.ijiemr.org

obtained at half-load condition for an input voltage of 59 V and nominal voltage (48 V), respectively. Along with it, the experiment of the reverse direction of power flow, i.e., charging of battery, is demonstrated with DPSP.

#### REFERENCES

[1] A. Alonso, J. Sebastian, D. Lamar, M. Hernando, and A. Vazquez, "An overall study of a dual active bridge for bidirectional dc/dc conversion," in Proc. IEEE ECCE, Sep. 12–16, 2010, pp. 1129–1135.

[2] B. Zhao, Q. Song, W. Liu, and Y. Sun,
"Overview of dual-active bridge isolated bidirectional dc-dc converter for high-frequency-link power-conversion system,"IEEE Trans. Power Electron., vol. 29, no. 8, pp. 4091–4106, Aug. 2014.

[3] N. Soltau, H. Stagge, R. W. De Doncker, and O. Apeldoorn, "Development and demonstration of a medium-voltage highpower dc-dc converter for dc distribution systems," in Proc. IEEE 5th Int. Symp. PEDG, 2014, Jun. 24–27, 2014, pp. 1–8.

[4] H. Xiao and S. Xie, "A ZVS bidirectional dc-dc converter with phase-shift plus PWM control scheme," IEEE Trans. Power Electron., vol. 23, no. 2, pp. 813–823, Mar. 2008.

[5] R. T. Naayagi, A. J. Forsyth, and R. Shuttle worth, "High-power bidirectional dc-dc converter for aerospace applications," IEEE Trans. Power Electron., vol. 27, no. 11, pp. 4366–4379, Nov. 2012.

[6] F. Krismer and J. W. Kolar, "Accurate power loss model derivation of high-current dual active bridge converter for an automotive application," IEEE Trans. Ind. Electron., vol. 57, no. 31, pp. 881–891, Mar. 2010.

[7] A. K. Rathore and U. Prasanna, "Comparison of soft-switching voltage fed and current-fed bi-directional isolated dc/dc converters for fuel cell vehicles," in Proc. IEEE ISIE, May 28–31, 2012, pp. 252–257.

[8] L. Zhu, "A novel soft-commutating isolated boost full-bridge ZVS-PWM dc-dc converter for bidirectional high power applications,"IEEE Trans. Power Electron., vol. 21, no. 2, pp. 422–429, Mar. 2006.

[9] Y. P. Siwakoti, C. L. Poh, F. Blaabjerg, and G. E. Town, "Magnetically coupled high-gain Y-source isolated dc/dc converter," IEEE Trans. Power Electron., vol. 7, no. 11, pp. 2817–2824, Nov. 2014.

[10] A. K. Rathore and U. R. Prasanna, "Analysis, design, and experimental results of novel snubberless bidirectional naturally clamped ZCS/ZVS current-fed half-bridge dc/dc converter for fuel cell vehicles," IEEE Trans. Ind. Electron., vol. 60, no. 10, pp. 4482–4491, Oct. 2013.

[11] P. Xuewei and A. K. Rathore, "Naturally clamped zero current commutated soft-switching current-fed push-pull dc/dc converter: Analysis, design, and experimental results," IEEE Trans. Power Electron., vol. 30, no. 3, pp. 1318– 1327, Mar. 2015.

[12] R. L. Andersen and I. Barbi, "A ZVS-PWM three-phase current-fed push-pull dcdc converter," IEEE Trans. Ind. Electron., vol. 60, no. 3, pp. 838–847, Mar. 2013.

[13] S. Lee and S. Choi, "A three-phase current-fed push-pull dc-dc converter with active clamp for fuel cell applications," in Proc. IEEE APEC, 2010, pp. 1934–1941.



A Peer Revieved Open Access International Journal

www.ijiemr.org

[14] X. Pan, A. K. Rathore, and A. K. S. Bhat, "Analysis, design, and experimental results of soft switching current-fed three-phase isolated dc/dc converter: CCM and DCM modes of operation for auxiliary clamp capacitor current," in Proc. IEEE PEDES, Dec. 16–19, 2012, pp. 1–6.

[15] H. Cha, J. Choi, and P. N. Enjeti, "A three-phase current-fed dc/dc converter with

active clamp for Low-dc renewable energy sources," IEEE Trans. Power Electron., vol. 23, no. 6, pp. 2784–2793, Nov. 2008.

[16] S. Zeljkovic, T. Reiter, and D. Gerling, "Efficiency optimized single-stage reconfigurable dc/dc converter for hybrid and electric vehicles," IEEE J. Emerging Sel. Topics Power Electron., vol. 2, no. 3, pp. 496–506, Sep. 2014.