

A Peer Revieved Open Access International Journal

www.ijiemr.org

## **COPY RIGHT**





2019IJIEMR. Personal use of this material is permitted. Permission from IJIEMR must

be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works. No Reprint should be done to this paper, all copy right is authenticated to Paper Authors

IJIEMR Transactions, online available on 4<sup>th</sup> Aug 2019. Link

:http://www.ijiemr.org/downloads.php?vol=Volume-08&issue=ISSUE-08

Title A NOVEL POWER DROOP REDUCTION APPROACH IN SEQUENTIAL CIRCUITS SPEED TEST WITH SCAN – BASED LBIST USING LOC SCHEME

Volume 08, Issue 08, Pages: 226-229.

**Paper Authors** 

MR. B.SIVA, MR. M. HARI KRISHNA

SREE VAHINI INSTITUTEOF SCIENCE & TECHNOLOGY, TIRUVURU, KRISHNA





USE THIS BARCODE TO ACCESS YOUR ONLINE PAPER

To Secure Your Paper As Per UGC Guidelines We Are Providing A Electronic

Bar Code



A Peer Revieved Open Access International Journal

www.ijiemr.org

# A NOVEL POWER DROOP REDUCTION APPROACH IN SEQUENTIAL CIRCUITS SPEED TEST WITH SCAN – BASED LBIST USING LOC SCHEME

<sup>1</sup>MR. B.SIVA, <sup>2</sup>MR. M. HARI KRISHNA

<sup>1</sup>Vlsi, Sree Vahini Instituteof Science & Technology, Tiruvuru, Krishna, <sup>2</sup>Professor & HOD, Sree Vahini Instituteof Science & Technology, Tiruvuru, Krishna

#### **ABSTRACT:**

The age of critical power hang (PD) amid at-speed test performed by Logic Built-In Self Test (LBIST) is a genuine worry for present day ICs. Truth be told, the PD started amid test may postpone flag advances of the circuit under test (CUT): an impact that might be incorrectly perceived as defer deficiencies, with resulting wrong age of test comes up short and increment in yield misfortune. In this paper, we propose a novel versatile way to deal with lessen the PD amid at-speed trial of consecutive circuits with output put together LBIST utilizing the dispatch with respect to catch conspire. This is accomplished by diminishing the action factor of the CUT, by appropriate alteration of the test vectors created by the LBIST of consecutive ICs. Our adaptable arrangement enables us to diminish PD to an esteem like that happening amid the CUT in field activity, without expanding the quantity of test vectors required to accomplish target issue inclusion (FC). We present an equipment execution of our methodology that requires restricted territory overhead. At long last, we demonstrate that, contrasted and ongoing elective arrangements giving a comparative PD decrease, our methodology empowers a huge decrease of the quantity of test vectors (by over half), along these lines the test time, to accomplish an objective FC. The proposed engineering of this paper investigation the rationale size, territory and power utilization utilizing Xilinx 14.2.

### **INTRODUCTION:**

At-speed trial of rationale squares is these days as often as possible performed utilizing Logic BIST (LBIST), which cantake the type of either combinational LBIST or sweep basedLBIST, contingent upon whether the CUT is a combinational circuit or a consecutive one with output. In caseof filter based LBIST, two essential catch timing schemesexist: 1) the dispatch onmove (LOS) plot and2) the dispatch on-catch (LOC) conspire. In LOS schemes, test vectors are connected to the CUT at the last clock (CK) of the move stage, and the CUT reaction is tested on thescan chains at the following capture CK. In the LOC scheme, instead, test vectors are first stacked

into the output chains duringthe move stage; at that point, in a following catch stage, they are first connected to the CUT at a dispatch CK, and the CUT response is caught on the sweep chains in a following catch CK. In this paper, we consider the instance of consecutive CUTs with check based LBIST embracing a LOC plot, which is every now and again received for elite microprocessors. They experience the ill effects of the PD issues examined above, especially during the catch stage, because of the high AF of the CUT induced by the connected test designs. We consider the traditional sweep based LBIST (Conv LBIST) engineering appeared in Fig. 1. The state flip-flops (FFs) of the CUT are examine FFs, organized intomany filter chains (s



A Peer Revieved Open Access International Journal

www.ijiemr.org

check chains in Fig. 1). The pseudorandom design generator is actualized by a LFSR. The PS, which diminishes the correlationamong the test vectors connected to adjoining examine chains, is made out of a XORnetwork growing the number of outputs of the LFSR to coordinate the quantity of sweep chains. The PS provides for itsoutput the current LFSR yield setup, together withfuture/past designs at each move CK. The Space Compactor compacts the yields of these output chains to coordinate the quantity of contributions of the Multiple-InputSignature Register (MISR). The MISR, the test response analyzer, and the BIST Controller are equivalent to in combinational output based LBIST.

Concerning the sweep FFs, our methodology requires that, duringshift stages, they keep up the last test vector connected tothe CUT at their yields. This is ensured by the sweep FF, which is much of the time utilized in microprocessors, and considered here as a critical precedent. Be that as it may, this can likewise be accomplished with other diverse output FFs. Theinternal structure of this FF is appeared in Fig. 2. It comprises of two sub squares, in particular, the output segment and the systemportion, each comprising of an ace slave FF made oftwo locks (Latches LA and LB for the sweep partition, andlatches PH2 and PH1 for the framework divide). The latcheshave two timekeepers, and test one out of two information lines, depending on which clock is dynamic The timing plan embraced actualize a LOC strategy is additionally announced in Fig. 2. It comprises of a move stage [scanenable (SE=1)] and a catch stage (SE=0). Amid theshift stage, another test vector is stacked in the sweep chainsafter n move CKs, where n is the quantity of output FFs of the longest sweep chain. At each move CK, another piece of the test vector present at the scan in of hook LA is moved to the scan\_out of lock LB.

#### **RELATE WORK:**

Concerning the range FFs, our technique requires that, duringshift stages, they keep up the

last test vector associated tothe CUT at their yields. This is guaranteed by the breadth FF, which is a great part of the time used in microprocessors, and considered here as a basic point of reference. In any case, this can similarly be cultivated with other various yield FFs. Theinternal structure of this FF is showed up in Fig. 2. It involves two sub squares, specifically, the yield fragment systemportion, each containing a pro slave FF made oftwo locks (Latches LA and LB for the compass parcel, and latches PH2 and PH1 for the structure isolate). The latcheshave timekeepers, and test one out of two data lines, depending on which clock is dynamic The planning plan grasped to realize a LOC strategyis moreover declared in Fig. 2. It involves a move organize [scanenable (SE=1)] and a catch arrange (SE=0). In the midst of theshift organize, another test vector is stacked in the range chainsafter n move CKs, where n is the amount of yield FFs ofthe longest scope chain. At each move CK, another bit of the test vector present at the scan\_in of snare LA is moved to the scan out of lock LB.

The period of basic power hang (PD) in the midst of at-speed test performed by Logic Built-In Self Test (LBIST) is an authentic stress for present day ICs. In all honesty, the PD began in the midst of test may delay banner advances of the circuit under test (CUT): an effect that may be inaccurately seen as concede insufficiencies, with coming about wrong period of test misses the mark and augmentation in yield hardship. In this paper, we propose a novel adaptable approach to manage reduce the PD in the midst of at-speed preliminary of sequential circuits with yield set up together LBIST using the dispatch as for catch plan. This is practiced by lessening the activity factor of the CUT, by fitting modification of the test vectors made by the LBIST of back to back ICs. Our versatile course of action empowers us to decrease PD to a regard like that incident in the midst of the CUT in field action, without growing the amount of test vectors required to achieve target issue incorporation (FC). We present a gear execution of



A Peer Revieved Open Access International Journal

www.ijiemr.org

our philosophy that requires a confined area overhead. Finally, we exhibit that, differentiated and continuous elective plans giving a similar PD decline, our strategy enables a colossal reduction of the amount of test vectors (by over half), thusly the test time, to achieve a goal FC. The proposed designing of this paper examination the basis size, an area and power use using Xilinx 14.2.

At-speed preliminary of method of reasoning squares is nowadays as frequently as conceivable performed using Logic BIST (LBIST), which cantake the sort of either combinational LBIST or scope basedLBIST, dependent upon whether the CUT is a combinational circuit or a successive one with yield. In caseof channel based LBIST, two basic find timing schemesexist: 1) the dispatch on-move (LOS) plot and2) the dispatch on-get (LOC) plan. In LOS schemes,test vectors are associated with the CUT at the last clock (CK)of the move organize, and the CUT response is tried on thescan chains at the followingcapture CK. In the LOC scheme, instead, test vectors are first stacked into the yield chains duringthe move arrange; by then, in a following catch organize, they are first associated with the CUT at a dispatch CK, and the CUTresponse is gotten on the breadth chains in a following catch CK.In this paper, we consider the case of back to back CUTswith check based LBIST grasping a LOC plot, which is once in a while got for world class microprocessors. They experience the evil impacts of the PD issues inspected above, especiallyduring the catch organize, in light of the high AF of the CUTinduced by the associated test plans.

We consider the customary range based LBIST (Conv LBIST) designing showed up in Fig. 1. Thestate flip-flops (FFs) of the CUT are look at FFs, composed intomany channel chains (s check chains in Fig. 1). The pseudorandom structure generator is realized by a LFSR. The PS, which lessens the correlationamong the test vectors associated with connecting look at chains, is made out of a XORnetwork developing the number ofoutputs of the LFSR to facilitate the amount of

scope chains. The PS accommodates itsoutput the current LFSR yield setup, together withfuture/past plans at each move CK.

The Space Compactor compacts the yields of these yield chains to arrange the amount of commitments of the Multiple-InputSignature Register (MISR). The MISR, the test responseanalyzer, and the BIST Controller are proportionate to in combinational yield based LBIST.

#### **EXIPERIMENTAL REVIEW:**

We propose a novel, versatile way to deal with diminish PD amid catch periods of output based LBIST, in this way lessening the likelihood to create false test falls flat amid test. Similar to the arrangements, our methodology decreases the AF of the CUT contrasted and regular sweep based LBIST, by appropriately changing the test vectors produced by the Linear Feedback Shift Register (LFSR). Our methodology is some how like reseeding techniques,to the degree that the grouping of test vectors is appropriately adjusted so as to satisfy a given necessity that, however, is not to build FC (as it is typically the situation for reseeding),but to lessen PD As we presented in Section I, the objective of our methodology isto diminish the PD that may produce false test comes up short amid at speed test with sweep based LBIST. Such a PD happens after the utilization of another test vector to the CUT. This happens at the dispatch CK (Update beat) inside catch phases. The created PD is corresponding to the CUT AF incited by the use of another test vector, which thus relies upon the AF of the sweep FFs' yields [8]. For the considered can FFs, such an AF relies upon the quantity of FFs' yields exchanging when the new test vector is applied. Therefore, the objective of our methodology is to decrease the quantity of FFs' yields advances happening after the utilization of another test vector to the CUT.

Approach With 1 Substitute Test Vector:

For each output chain m(m=1...s), one ST vector ST soil puts the first test vector Tmi to be connected to the CUT at the ith catch stage as per



A Peer Revieved Open Access International Journal

www.ijiemr.org

Conv-LBIST (Fig. 3). It will be demonstrated this empowers a half AF decrease contrasted and Conv-LBIST. In our methodology, the ST vector STmito be charged in the Scan-Chain (SC)m and connected to the CUT at theith catch stage is built dependent on the structure of test vectors Tmi-1 and Tmi+1 to be connected at the (i-1)th and (i+1)th catch stages. Expecting the nearness of a nonexclusive PS, our answer abuses the way that, amid the move stage going before theith catch stage, test vectors Tmi-1 and Tmi+1 are given at properoutputs of the PS. Should some test vectors not be created at the PS yields, the PS could be effectively altered to produce them.

#### **CONCLUSION:**

We proposed a novel plan for lessening crest power and power hang amid the catch cycles in sweep based Logic BIST. We demonstrated that our methodology permits lessening by roughly half the exchanging action (SA) in the output chains between following catch cycles, regarding standard sweep based LBIST. We likewise demonstrated that our methodology requires an essentially lower test time contrasted with the option, late strategy. The proposed methodology displays no effect on test inclusion and test time, while requiring an exceptionally ease as far as region overhead. Consequently, it is completely fit with standard sweep based LBIST models.

#### **REFERENCE:**

- 1. J. Rajski, J. Tyszer, G. Mrugalski, and B. Nadeau-Dostie, "Test generator with preselected flipping for low power worked in individual test," in Proc. Eur.Test Symp., May 2012, pp. 1–6.
- 2. Y. Sato, S. Wang, T. Kato, K. Miyase, and S. Kajihara, "Low power BIST for scanshift also, catch control," in Proc. IEEE 21st Asian TestSymp., Nov. 2012, pp. 173–178.
- 3. E. K. Moghaddam, J. Rajski, M. Kassab, and S. M. Reddy, "At-speed examine test with low exchanging action," in Proc. IEEE VLSI Test Symp., Apr. 2010, pp. 177–182.
- 4. S. Balatsouka, V. Tenentes, X. Kavousianos, and K. Chakrabarty, "Imperfection mindful Xfilling for

- low-control examine testing," in Proc. Plan, Autom. TestEur. Conf. Display. Blemish. 2010, pp. 873–878.
- 5. Polian, A. Czutro, S. Kundu, and B. Becker, "Power hang testing," IEEE Design Test Comput., vol. 24, no. 3, pp. 276–284, May/Jun. 2007.
- 6. X. Wen et al., "On pinpoint catch control the board in at-speed examine test age," in Proc. IEEE Int. Test Conf., Nov. 2012, pp. 1–10.
- 7. S. Kiamehr, F. Firouzi, and M. B. Tahoori, "A design mindful X-filling approach for dynamic power supply clamor decrease in at-speed filter testing," in Proc. IEEE Eur. Test Symp., May 2013, pp. 1–6.
- 8. M. Nourani, M. Tehranipoor, and N. Ahmed, "Low-change test design age for BIST-based applications," IEEE Trans. Comput., vol. 57, no. 3, pp. 303–315, Mar. 2008.
- 9. N. Z. Basturkmen, S. M. Reddy, and I. Pomeranz, "A low power pseudorandom BIST strategy," in Proc. eighth IEEE Int. On-Line Test. Workshop, Jul. 2002, pp. 140–144.
- 10. J. Rajski, N. Tamarapalli, and J. Tyszer, "Computerized combination of extensive stage shifters for inherent individual test," in Proc. Int. Test Conf., Oct. 1998, pp. 1047–1056.
- 11. Surendar, A., Kavitha, M. "Secure patient information transmission in sensor systems", (2017), Journal of Pharmaceutical Sciences and Research, 9 (2), pp. 230-232.

Student Details:



Mr. *B.Siva*, Student Of Electronics & Communication Engineering Department, Sree Vahini Instituteof Science & Technology, Tiruvuru, Krishna.



A Peer Revieved Open Access International Journal

www.ijiemr.org