

A Peer Revieved Open Access International Journal

www.ijiemr.org

## COPY RIGHT

**2018 IJIEMR**. Personal use of this material is permitted. Permission from IJIEMR must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works. No Reprint should be done to this paper, all copy right is authenticated to Paper Authors

IJIEMR Transactions, online available on 11<sup>th</sup> Febraury 2018. Link :

http://www.ijiemr.org/downloads.php?vol=Volume-7&issue=ISSUE-02

Title: Design A Novel Built In Self Test Using Multiple Memory Instructions.

Volume 07, Issue 02, Page No: 254 – 258.

Paper Authors

### \*D. KAVITHA, G MADHUSUDHANA RAO, P JAYA BABU, T PRAVALLIKA.

\* Dept. of ECE, N.V.R College of Engineering and Technology





USE THIS BARCODE TO ACCESS YOUR ONLINE PAPER

To Secure Your Paper As Per UGC Guidelines We Are Providing A Electronic Bar Code



A Peer Revieved Open Access International Journal

www.ijiemr.org

## DESIGN A NOVEL BUILT IN SELF TEST USING MULTIPLE MEMORY INSTRUCTIONS

## <sup>1</sup>D. KAVITHA, <sup>2</sup>G MADHUSUDHANA RAO, <sup>3</sup>P JAYA BABU, <sup>4</sup>T PRAVALLIKA

<sup>1</sup>M.Tech Scholar, Dept. of ECE, N.V.R College of Engineering & Technology, Tenali, A.P
<sup>2</sup>H.O.D, Dept. of ECE, N.V.R College of Engineering & Technology, Tenali, A.P
<sup>3</sup>M.Tech Incharge, Dept. of ECE, N.V.R College of Engineering & Technology, Tenali, A.P
<sup>4</sup>Assistant Professor, Dept. of ECE, N.V.R College of Engineering & Technology, Tenali, A.P

### **ABSTRACT:**

Basically at the time of system on chip era, the embedded flash memories are most widely used. This flash memories are another type of memories which is non volatile on floating gate transistors. In the test procedure the flash memory is used as an ad hoc to develop the specific design. But in flash memories large number of failure modes are occurred. Because of this the automatic test equipment becomes more complicated to test. In SRAM there is an production of row and column address bit cell. This might occurs sa0 and sa1 faults in chip design. Now this faults will be reduced by using separate row and column address cells. This row and column address cells gives perfect location to store the data. By extending the memory of an array we can verify the memory location. This memory location can be chosen by column address buffer and row address buffer. This process in system gives perfect location to check all cell operation's.

### **I.INTRODUCTION**

The important role play of SRAM increased (System-on-Chip) applications. Soc in Statistics shows that on average the total area of the chip exceeded 50% by SRAM. In reported by us on the development of the smallest high-density 6T-SRAM cells for SOC using standard CMOS processes (3.87um2 for 0.18um technology node and 1.87 um2 for 0.13um technology node).And these particular cells are the most suitable in the applications of SOC to meet the demand for high-density and high-performance and are vastly manufacturable.

To make sure their manufacturability, robustness and reliability, ordinary PCM (Process Control and Monitoring) structures of test aren't adequate to monitor the process for the high density

RAM, due to specific interactions between the SRAM design and the process. PCMs of ordinary are more generic in nature and are aimed at supporting the process module of robust development characteristics and robust generic design rules (rules that can be used in any possible combinations and design environments). Therefore, these structures may not always allow us to test for the robustness of the chosen design of SRAM rules of their environment of the specific SRAM array. For example, a structure of conventional poly bridging is designed that the robustness of the minimum poly-to-topoly spacing design rule to be proved for very long and parallel poly lines. This structure may not be suitable for providing feedback for our SRAM, as typically the poly layer features of SRAM are more complex.

The metal bridging also may be applied same, where the SRAM pattern is more complex in nature than that of a simple collection of metal lines of parallel and spacing of uniform. A conceptual change in designing and using electrical test structures for SRAM-driven process development is thus needed: test structures need to be process-development driven as well as product driven. The set of the structures of the test is used for



A Peer Revieved Open Access International Journal

www.ijiemr.org

developing and characterizing the process needs to be complemented with a set of suitable structures that prove the robustness of the high density SRAM design and help quickly be identified and related yield issues to corrected the process and to be designed in SRAM during the development phase.

# **II.DESCRIPTIONS OF THE STRUCTURES OF THE TEST**

The parameters of the electrical used to prove the robustness of our SRAM designs include Measurement of leakage current the bridging of interand intra-layer, Resistance detect integrity measurement to of **SRAM** transistor connections, characterization to monitor any possible deviations from targets and beta ratio and evaluation of static noise margin to the design of SRAM's functional robustness.

The designed test structures must be sensitive enough to allow monitoring of both systematic and random occurrences of any possible weakness of the memory cell. We also need to characterize the transistors of SRAM in accuracy, static noise margins and beta ratios within the SRAM array environment. Hence, in our test chip of SRAM qualification, SRAM test structures have been designed by us to ensure SRAM cell robustness and characterize SRAM devices.

To ensure the manufacturability of our SRAM cells, we designed a series of test cells which are target based SRAM cell. Each cell modification enables us to test one specific robustness requirement in the SRAM cell. We use these modified SRAM cells to build larger arrays (~10,000 to cells of 100,000) the SRAM cells repeated just like in an SRAM array. The parameter of interest (resistance, leakage current, etc.) is after that the entire

array would be measured. Hence, statistical information is gathered from a huge number of cells, hence the confidence levels will be increased of the quality of robustness for each individual design rule or feature. The particular structures of array helps us to determine any additional SRAM cell design modifications that further improve its manufacturability, give feedback on the sensitivity of chosen critical design rules to process variations, and ultimately be able to use to quick test of the proposed process impact modifications to the SRAM design.

Compared to traditional structure designs of PCM test, this innovative concept has the advantages as follows. Test structures are more SRAM-cell-oriented, hence dedicated to prove the robustness of the cell design. The data is collected from the true SRAM array environment; hence captures process to design interactions, as is usually observed in real products. Finally, these structures allow evaluation of all the cell of SRAM rules of specific design as it is used in the SRAM array environment. Another way to determine the critical design robustness rules is by split design rather than process split. In this method we apply a constant bias to a layer of critical and followed by study inter-layer and intra-layer effects. For example, we size the poly layer by 10% of its minimum feature size, and then study effects such as poly to poly bridging or contact to poly bridging, or monitoring of the overall impact on cell leakage as that of function of this bias. Typically, the same information could be collected by a split lot experiment at photo or etch. This method however, enables us to study the robustness of the rule of specific design over a massive amount of lots and to be allowed us to the study the additional margin of the design rule of choice when a process split has been applied. This operation



A Peer Revieved Open Access International Journal

www.ijiemr.org

of biasing had been applied by us on all critical layers, e.g. poly, contact and metal 1. Read Only Memory (ROM). The instruction address is the address of particular instruction Stored in the Memory. For the particular address respective instruction is saved in the ROM. It just reads the particular instructions from the required address. Hence this part in this work is replaced by an ROM.

Instruction Decoder Unit: This unit generally takes input as a 32-bit instruction and outputs all the required instructions and these specified values are input to next part of circuit. The block diagram of Instruction Decoder unit is shown here.



Fig 1 Instruction Decoder

Data Memory: This is the second memory of the MIPS. This memory can be used for both Read and Write applications. Hence this circuit can be replaced by a Random Access Memory. The input is the address and if read signal is enable it reads the data from the inputs memory location. If write signal is enable it writes the data into the input's memory location.



### **III.PROPOSED DESIGN**

In exiting system there is no cell checking operation so it may not verifying the memory location twice. There is single memory cell array to send the data in single phase. There are the two problems in existing system, to overcome these problem we are proposing a new architecture.



#### Fig 3 Proposed system

The proposed system consisting of refresh control, flash timing controller, column address buffer, row address buffer, column decoder, row decoder, memory array, cell checking, data in/data out.

The refresh controller and flash controller will refresh all the data in memory array location. The row address buffer and column address buffer will send the buffer of address it may column or row. The address buffer is taken by their respective decoder, means column address buffer is given to column decoder and the buffer of address is decoded. Similarly row address buffer is given to row decoder to decode the buffer of address.

The output of row decoder and column decoder will select the memory location in memory array. As per the changing of row or column address buffer the decoder will change the memory location. The total memory location will call it as memory array.

The cell checking block will check either to select the memory location array i.e. S=0 or 1. If S=0 the memory location array one will select, and the data is impend in that array



A Peer Revieved Open Access International Journal

www.ijiemr.org

memory location. Else S=1 the second array memory location will select and the data impend in second memory array location.

The date-in used to write the data and dataout is used to read the data memory array. By using this proposed system we overcome checking the memory array and to array of two memory locations.

### **IV.RESULTS**

The below figure 4 shows the RTL Schematic of proposed system



Fig 4 RTL Schematic

The developed proposed system with technology schematic is shown in below figure 5.



Fig 5 Technology Schematic

The total output is shown in below figure 6 as per the address of column and row the data is stored in that respective memory location

|                        |             |    |                  | 7,835,916 ps |              |              |                 |                |  |
|------------------------|-------------|----|------------------|--------------|--------------|--------------|-----------------|----------------|--|
| Name                   | Value       |    | 7,835,915 ps     | 7,835,916 ps | 7,835,917 ps | 7,835,918 ps | 7,835,919 ps    | 7,835,920 ps 7 |  |
| ា <mark>រីត</mark> shf | 1           |    |                  |              |              |              |                 |                |  |
| • 📑 r[3:0]             | 0000        |    |                  |              | 000          | 0            |                 |                |  |
| • 📲 d[3:0]             | 0101        |    |                  |              | 010          | 1            |                 |                |  |
| • 📲 t[3:0]             | 1111        |    |                  |              | 111          | 1            |                 |                |  |
| • 🔜 s[11:0]            | 00000101111 |    |                  |              | 0000010      | 11111        |                 |                |  |
| • 📲 x[3:0]             | 0101        |    |                  |              | 010          | ]            |                 |                |  |
| z[63:0]                | 11110000000 |    | 1111             |              |              |              | 011110000000000 | 01             |  |
| Ղլ, թ                  | 1           |    |                  |              |              |              |                 |                |  |
| 1 erc                  | σ           |    |                  |              |              |              |                 |                |  |
|                        |             |    |                  |              |              |              |                 |                |  |
|                        |             |    |                  |              |              |              |                 |                |  |
|                        |             |    |                  |              |              |              |                 |                |  |
|                        |             |    |                  |              |              |              |                 |                |  |
|                        |             |    |                  |              |              |              |                 |                |  |
|                        |             |    |                  |              |              |              |                 |                |  |
|                        |             |    |                  |              |              |              |                 |                |  |
|                        |             |    |                  |              | -            |              |                 |                |  |
|                        |             | XI | X1: 7,835,916 ps |              |              |              |                 |                |  |

Fig 6 Technology Schematic

### **V.CONCLUSION**

As studied earlier that in flash memory there will be large number of failure modes. The SRAM cell produces row and column address bit cells. This row and column address bit cells might gives sa0and sa1 faults. Now this can be reduced by using separate row and column address cells which gives perfect location to store the data. We can verify the memory location by extending the memory array. The memory arrays can be row or column address buffers. This system gives perfect memory location for cell checking operations.

### **VI.REFERENCES**

[1] Ting-Jung Lin, Wei Zhang, and Niraj K. Jha, "SRAM-Based NATURE: A Dynamically Reconfigurable FPGA Based on 10T Low- Power SRAMs" IEEE Trans. VLSI Systems, accepted for future inclusion in IEEE journal.

[2] I. Kuon and J. Rose, "Measuring the gap between FPGAs and ASICs," *IEEE Trans. Comput.-Aided Design Integr. Circuits Syst.*, vol. 26, no. 2, pp. 203–215, Feb. 2007.

[3] W. Zhang, N. K. Jha, and L. Shang, "A hybrid nano/CMOS dynamically reconfigurable system—Part I: Architecture," *ACM J. Emerg. Technol. Comput. Syst.*, vol. 5, no. 4, pp. 16.1–16.30, Nov. 2009.

[4] A. DeHon, "Dynamically programmable gate arrays: A step toward increased computational density," in *Proc. Canadian Wkshp. Field- Program. Devices*, 1996, pp. 47–54.

[5] H. Noguchi, Y. Iguchi, H. Fujiwara, Y. Morita, K. Nii, H. Kawaguchi, and M. Yoshimoto, "A 10T non-precharge two-port SRAM for 74% power reduction in video processing," in *Proc. IEEE Comput. Soc. Annu. Symp. VLSI*, 2007, pp. 107–112.

[6] Md. A. Khan, N. Miyamoto, R. Pantonial, K. Kotani, S. Sugawa, and T. Ohmi, "Improving multi-context execution speed on DRFPGAs," in *Proc. IEEE Asian Solid-State Circuits Conf.*, 2006, pp. 275–278.



A Peer Revieved Open Access International Journal

www.ijiemr.org

[7] S. Trimberger, D. Carberry, A. Johnson, and J. Wong, "A time multiplexed FPGA," in *Proc. IEEE Symp. FPGAs for Custom Comput. Mach.*, 1997, pp. 22–28.

[8] T. Fujii, K.-I. Furuta, M. Motomura, M. Nomura, M. Mizuno, K.-I. Anjo, K.Wakabayashi, Y. Hirota, Y.-E. Nakazawa, H. Ito, and M. Yamashina, "A dynamically reconfigurable logic engine with amulticontext/ multi-mode unified-cell architecture," in Proc. IEEE Int. Solid-

State Circuits Conf., 1999, pp. 364-365.

[9] Sapna Singh, Neha Arora, MeenakshiSuthar and Neha Gupta (2012)"Performance Evaluation Of Different Sram Cell Structures At Different Technologies", Proc. of International Journal of VLSI design & Communication Systems (VLSICS) Vol.3.

[10] W. Zhang, L. Shang, and N. K. Jha, "A hybrid nano/CMOS dynamically reconfigurable system—Part II: Design optimization flow," *ACM J. Emerg. Technol. Comput. Syst.*, vol. 5, no. 3, pp. 13.1–13.31, Aug. 2009.

[11] G. Lemieux and D. Lewis, "Circuit design of routing switches," in *Proc. Int. Symp. FPGA*, 2002, pp. 19–28.

[12] Dr.Sanjay Sharma and ShyamAkashe (2011), "High Density Four- Transistor SRAM Cell With Low Power Consumption", *Proc. of Int. J. Comp. Tech. Appl.*, Vol 2, 1275-1282.